Title :
Cost-effective and low-power memory address bus encodings
Author :
Akl, Charbel J. ; Bayoumi, Magdy A.
Author_Institution :
Center for Adv. Comput. Studies, Univ. of Louisiana at Lafayette, Lafayette, LA
Abstract :
This paper presents encoding methods that build on TO-encoding to achieve considerable reduction in memory address bus wires with small performance overhead, while reducing address bus switching activity. The known TO-encoding is combined with a variable cycle transmission technique that uses the TO´s increment signal (INC) as an indicator of the number of cycles. Two of the proposed methods maintain the energy efficiency that is significantly reduced due to time-multiplexing. Benchmark experiments show that wire count of the instruction memory address bus can be reduced by around half at the price of 12.89% average performance penalty, while maintaining the low switching activity of the original TO-encoded bus.
Keywords :
encoding; field buses; multiplexing; TO-encoding; address bus switching activity; energy efficiency; low-power memory address bus encodings; memory address bus wires; time-multiplexing; variable cycle transmission technique; Costs; Encoding; Energy efficiency; Manufacturing; Routing; Signal design; System-on-a-chip; Very large scale integration; Wires; Wiring;
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
DOI :
10.1109/ISCAS.2008.4541841