DocumentCode :
1840286
Title :
Floor layout planning method based on self-organization
Author :
Kobayashi, Motohiro ; Makita, Toshiyuki ; Matsui, Soya ; Koyama, Masahiro ; Fujii, Nobutada ; Hatono, Itsuo ; Ueda, Kanji
Author_Institution :
Sony Corp., Japan
fYear :
2001
fDate :
2001
Firstpage :
381
Lastpage :
384
Abstract :
Floor layout to realize short accumulated distance of product and high throughput is required. Currently, however, it is very difficult and takes a very long time to optimize floor planning in a wafer process, because of complex process flow. In this paper we propose a new method of floor planning based on self-organization to solve these problems. We verify the validity of applying this method to semiconductor manufacturing. Self-organization method can generate a floor layout plan autonomously. In particular, potential field modeling method can describe simulation models in a simple way, because it controls all entities in the same method. The results of simulation indicate that the proposed method can provide the layout plan with short accumulated distance of product without requiring considerable labor and time
Keywords :
computer aided facilities layout; computer aided production planning; integrated circuit manufacture; production control; complex process flow; floor layout planning method; potential field modeling method; self-organization; semiconductor manufacturing; short accumulated distance; simulation models; throughput; wafer process; Fluctuations; Manufacturing processes; Manufacturing systems; Marine vehicles; Process planning; Production; Research and development; Semiconductor device manufacture; System-on-a-chip; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Manufacturing Symposium, 2001 IEEE International
Conference_Location :
San Jose, CA
Print_ISBN :
0-7803-6731-6
Type :
conf
DOI :
10.1109/ISSM.2001.962995
Filename :
962995
Link To Document :
بازگشت