DocumentCode :
1841064
Title :
Comparison of the chip area usage of 2-level and 3-level voltage source converter topologies
Author :
Schweizer, Mario ; Lizama, Ignacio ; Friedli, Thomas ; Kolar, Johann W.
Author_Institution :
Power Electron. Syst. Lab., ETH Zurich, Zurich, Switzerland
fYear :
2010
fDate :
7-10 Nov. 2010
Firstpage :
391
Lastpage :
396
Abstract :
In the low voltage converter range, 3-phase 3-level VSC topologies are not wide spread in industry because of the increased part count and higher costs, although they are more efficient for higher switching frequencies. In this paper an alternative 3-level topology referred to as T-type is presented, which is very high efficient for medium switching frequencies (4-20 kHz). Additionally, it is shown that the total silicon chip area of a 3-level topology can be lower than in a 2-level topology since the losses are distributed over more components leading to only a small increase in the junction temperature. This allows for the design of a chip area and cost optimized 3-level bridge leg module for the mass market.
Keywords :
bridge circuits; network topology; power convertors; 3-level bridge leg module; T-type topology; chip area usage; frequency 4 kHz to 20 kHz; junction temperature; switching frequencies; voltage source converter topologies; Insulated gate bipolar transistors; Power conversion; Switches; Switching frequency; Switching loss; Topology;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IECON 2010 - 36th Annual Conference on IEEE Industrial Electronics Society
Conference_Location :
Glendale, AZ
ISSN :
1553-572X
Print_ISBN :
978-1-4244-5225-5
Electronic_ISBN :
1553-572X
Type :
conf
DOI :
10.1109/IECON.2010.5674994
Filename :
5674994
Link To Document :
بازگشت