DocumentCode :
1841391
Title :
A gain-enhancing technique for very low-voltage amplifiers
Author :
Centurelli, Francesco ; Monsurro, Pietro ; Scotti, Giuseppe ; Trifiletti, Alessandro
Author_Institution :
Dipt. di Ing. Elettron., Univ. di Roma "Sapienza", Rome
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
2282
Lastpage :
2285
Abstract :
In this paper we present a gain enhancement technique for very low-voltage deep sub-micron amplifiers based on the use of a CCH-based negative impedance converter. Relaxed specifications on the current conveyor allow an easy implementation of this technique in a sub-1 V environment, where common topologies such as the cascode and the differential pair cannot be used. An example implementation in a 65-nm CMOS technology, using plusmn0.35 V supply voltage and a simple 6-transistor CCH topology, shows a 15.5-dB gain enhancement with a good robustness against process variations.
Keywords :
CMOS integrated circuits; impedance convertors; low-power electronics; operational amplifiers; CCH topology; CCH-based negative impedance converter; CMOS technology; cascode; deep sub-micron amplifiers; gain 15.5 dB; gain enhancement technique; low-voltage amplifiers; size 65 nm; supply voltage; Analog circuits; Bandwidth; CMOS process; CMOS technology; Circuit analysis; Circuit topology; Electronic mail; Impedance; Robustness; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541909
Filename :
4541909
Link To Document :
بازگشت