DocumentCode :
1842326
Title :
An improved methodology for system-level point-to-point communication architecture synthesis in SOC design
Author :
Hsieh, Hao-Yueh ; Chen, Bo-Wei ; Wang, Ting-Chi
Author_Institution :
Dept. of Comput. Sci., National Tsing Hua Univ., Hsinchu, Taiwan
fYear :
2005
fDate :
27-29 April 2005
Firstpage :
192
Lastpage :
195
Abstract :
In this paper, we present a simple yet effective technique to improve an existing methodology for system-level point-to-point communication architecture synthesis in SOC design. The technique enables the existing methodology to simultaneously consider the chip area, communication energy, and wirelength to evaluate a candidate communication architecture under performance constraints. The improved methodology has been tested on two cases and the experimental results indicate that the average wirelength and communication energy could be reduced by up to 20.4% and 4%, respectively while the average chip area increases at most 3.1%.
Keywords :
integrated circuit design; network analysis; system-on-chip; SOC design; communication energy; point-to-point communication architecture synthesis; wirelength; Computer architecture; Computer science; Costs; Delay effects; Design methodology; Robustness; System-on-a-chip; Testing; Time to market; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2005. (VLSI-TSA-DAT). 2005 IEEE VLSI-TSA International Symposium on
Print_ISBN :
0-7803-9060-1
Type :
conf
DOI :
10.1109/VDAT.2005.1500053
Filename :
1500053
Link To Document :
بازگشت