DocumentCode :
1842436
Title :
Test pattern generation and clock disabling for test time and power reduction
Author :
Chen, Ji-Jan ; Luo, Kun-Lun ; Chang, Yeong-Jar ; Wu, Wen-Ching
Author_Institution :
SoC Technol. Center, Ind. Technol. Res. Inst., Hsinchu, Taiwan
fYear :
2005
fDate :
27-29 April 2005
Firstpage :
208
Lastpage :
211
Abstract :
In this paper, we propose a novel test architecture called the pseudo-full scan (PFS) architecture to reduce test application time and power consumption simultaneously. We also present a test generation procedure to generate a set of test patterns that is suitable for the PFS architecture. The method reduces test application time and power consumption by (1) scanning only a fraction of the flip-flops, and (2) compressing the test vector sequence into a much shorter one. Experimental results show that our method has the advantages of reducing the test application time and power dissipation compared to the conventional scan methodology.
Keywords :
automatic test pattern generation; clocks; flip-flops; integrated circuit testing; clock disabling; flip-flops; pseudo-full scan architecture; test pattern generation; test vector sequence; Circuit faults; Circuit testing; Clocks; Costs; Electrical fault detection; Energy consumption; Fault detection; Power dissipation; Power generation; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2005. (VLSI-TSA-DAT). 2005 IEEE VLSI-TSA International Symposium on
Print_ISBN :
0-7803-9060-1
Type :
conf
DOI :
10.1109/VDAT.2005.1500057
Filename :
1500057
Link To Document :
بازگشت