Title :
Delay defect coverage for FPGA test configurations based on statistical evaluation
Author :
Liao, Hsiang-Chieh ; Liou, Jing-Jia ; Peng, Yen-Lin ; Huang, Chih-Tsun ; Wu, Cheng-Wen
Author_Institution :
Dept. of Electr. Eng., National Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
Testing for performance problems of FPGAs has become an important task for ever-increasingly advanced technology. To develop effective testing methodologies, a tool to independently evaluate the quality of test configurations is therefore much needed. In this paper, we present a method to calculate coverages of randomly distributed multiple delay defects in FPGAs. The evaluation algorithm can also identify target paths which are not covered in the current configurations, but can contribute to the quality of the tests. It is shown that the reported metrics can be used to quantify the coverage of delay defects and also further improve high-quality test configurations.
Keywords :
automatic test pattern generation; fault simulation; field programmable gate arrays; integrated circuit testing; reconfigurable architectures; statistical analysis; FPGA performance testing; FPGA test configurations; delay defect coverage; evaluation algorithm; performance metrics; statistical evaluation; Added delay; Circuit faults; Circuit simulation; Circuit testing; Clocks; Field programmable gate arrays; Integrated circuit interconnections; Logic testing; Performance evaluation; Time to market;
Conference_Titel :
VLSI Design, Automation and Test, 2005. (VLSI-TSA-DAT). 2005 IEEE VLSI-TSA International Symposium on
Print_ISBN :
0-7803-9060-1
DOI :
10.1109/VDAT.2005.1500059