Title :
Design and implementation of DDR SDRAM controller based on FPGA in satellite navigation system
Author :
Li Wang ; Ju Wang ; Qian Zhang
Author_Institution :
Dept. of Inf. & Electron., Beijing Inst. of Technol., Beijing, China
Abstract :
DDR SDRAM, with features of large capacity and high speed, has a good prospect in the acquisition of satellite navigation system which requires large amounts of data accumulation. Due to the particularity of the navigation signal processing algorithms, the time cannot be efficiently used during reading and writing in traditional design of DDR SDRAM controller, reducing the efficiency of data processing. This paper presents a new strategy of reading and writing and then implements a DDR SDRAM controller. Software simulation and hardware experimental tests prove the correctness and feasibility of this design.
Keywords :
SRAM chips; field programmable gate arrays; satellite navigation; DDR SDRAM controller; FPGA; data accumulation; field programmable gate arrays; navigation signal processing; satellite navigation system; DDR SDRAM; FPGA; controller; satellite navigation;
Conference_Titel :
Signal Processing (ICSP), 2012 IEEE 11th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4673-2196-9
DOI :
10.1109/ICoSP.2012.6491523