DocumentCode :
1843066
Title :
Jitter simulation and measurement of an all-digital clock generator with dynamic frequency counting loop
Author :
Chen, Pao Lung
Author_Institution :
Dept. of Comput. & Commun. Eng., Nat. Kaohsiung First Univ. of Sci. & Technol., Kaohsiung
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
2554
Lastpage :
2557
Abstract :
This paper presents a jitter simulation technique with Verilog hardware description language for an all-digital clock generator with dynamic frequency counting (DFC) loop. The Verilog simulation environment was selected for its high simulation speed, the direct relationship between the simulated and the built circuit. An all-digital clock generator has been fabricated in TSMC 0.35 mum 2P4M CMOS process to measure the jitter performance. The proposed jitter simulation with probabilistic distribution function has been successfully validated based on chip measurements.
Keywords :
CMOS integrated circuits; clocks; hardware description languages; jitter; TSMC 2P4M CMOS process; Verilog hardware description language; all-digital clock generator; dynamic frequency counting loop; jitter measurement; jitter simulation; probabilistic distribution function; size 0.35 mum; CMOS process; Circuit simulation; Clocks; Digital-to-frequency converters; Distribution functions; Frequency locked loops; Frequency measurement; Hardware design languages; Jitter; Semiconductor device measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541977
Filename :
4541977
Link To Document :
بازگشت