Title :
A measurement technique for analyzing bitline mode soft errors in half-micron design DRAMs
Author :
Higaki, Naoshi ; Ando, Satoshi ; Taguchi, Masao
Author_Institution :
Fujitsu Lab. Ltd., Atsugi, Japan
Abstract :
A technique for analyzing dynamic RAM (DRAM) bitline model errors is presented. Arrayed stripe junctions are fabricated instead of bitlines and the charge collected by each stripe junction when irradiated by alpha -particles is measured. The collection mechanism is clarified and the scaling of collected charges in downscaled DRAMs is estimated, by analyzing the profile of the charge shared by each junction. In the case of folded bitline, charges collected by adjacent bitlines canceled each other because the junctions not hit by alpha -particles also collected charge by diffusion. However, when the junction width is less than 0.6 mu m, the charge collected by diffusion becomes negligible due to the potential barrier caused by channel-cut impurities. For this reason, the use of the folded bitline for cancellation of a alpha -particle induced noise will disappear in megabit DRAMs.<>
Keywords :
VLSI; alpha-particle effects; integrated circuit technology; integrated circuit testing; integrated memory circuits; random-access storage; 0.6 micron; alpha particle induced noise; analyzing bitline mode soft errors; channel-cut impurities; charge collected by diffusion; collection mechanism; downscaled DRAMs; folded bitline; half-micron design DRAMs; measurement technique; megabit DRAMs; scaling; stripe junctions; submicron; Acoustical engineering; Analytical models; Charge measurement; Current measurement; Impurities; Laboratories; Measurement techniques; Noise cancellation; Random access memory; Voltage;
Conference_Titel :
Microelectronic Test Structures, 1990. ICMTS 1990. Proceedings of the 1990 International Conference on
Conference_Location :
San Diego, CA, USA
DOI :
10.1109/ICMTS.1990.67900