DocumentCode :
1843530
Title :
A reconfigurable direct RF receiver architecture
Author :
Fudge, Gerald L. ; Chivers, Mark A. ; Ravindran, Sujit ; Bland, Ross E. ; Pace, Phillip E.
Author_Institution :
L-3 Commun. Integrated Syst., Greenville, TX
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
2621
Lastpage :
2624
Abstract :
This paper describes a bandpass sampling architecture for direct RF conversion that is reconfigurable and efficient. The receiver architecture avoids the requirement for high clock speeds and fast quantizers by using a two-stage sampling process. In the first stage, the RF signal is bandpass filtered and sampled using an impulse-like sampling device without quantizing the signal. After continuous time low-pass or bandpass filtering, the resulting analog signal is then sampled and quantized by a traditional analog-to-digital converter. This architecture also provides a high degree of reconfigurability in tuning range and bandwidth by using a tunable or selectable anti-aliasing filter before the first stage of sampling and by using a tunable sample clock in the first stage of sampling.
Keywords :
analogue-digital conversion; band-pass filters; low-pass filters; radio receivers; signal sampling; tuning; RF signal; analog signal; analog-to-digital converter; antialiasing filter; bandpass filter; bandpass sampling architecture; low-pass filter; reconfigurable direct RF receiver architecture; sampling process; tuning range; Analog-digital conversion; Band pass filters; Bandwidth; Clocks; Filtering; Low pass filters; RF signals; Radio frequency; Sampling methods; Signal sampling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4541994
Filename :
4541994
Link To Document :
بازگشت