DocumentCode :
1843913
Title :
Highly reliable Cu/low-k dual-damascene interconnect technology with hybrid (PAE/SiOC) dielectrics for 65 nm-node high performance eDRAM
Author :
Kajita, A. ; Usui, T. ; Yamada, M. ; Ogawa, E. ; Katata, T. ; Sakata, A. ; Miyajima, H. ; Kojima, A. ; Kanamura, R. ; Ohoka, Y. ; Kawashima, H. ; Tabuchi, K. ; Nagahata, K. ; Kato, Y. ; Hayashi, T. ; Kadomura, S. ; Shibata, H.
Author_Institution :
SoC Res. & Dev. Center, Semicond. Co., Toshiba, Japan
fYear :
2003
fDate :
2-4 June 2003
Firstpage :
9
Lastpage :
11
Abstract :
100 nm half-pitch Cu dual-damascene (DD) interconnects with low-k hybrid (PAE(k2.65)/SiOC(k2.5)/SiC(k3.5)) dielectrics have been successfully integrated for a 65 nm-node high performance embedded DRAM. The hybrid-DD structure was fabricated by applying a hard mask process combined with Stacked Mask Process (S-MAP). Well-controlled DD profile of the hybrid structure can provide the advantage of void-less Cu fill, resulting from over-hang reduction of PVD barrier metal. Stress-induced voiding (SiV), which is becoming a more serious problem with down scaling of via-hole dimension was found to be drastically improved as compared with homogeneous-DD structures. Thermal cycle test (TCT) also shows no degradation of the wiring/via-hole properties. Moreover, the result of electromigration (EM) test shows a tight distribution of mean time to failure (MTF). The hybrid-DD structure can extend the PVD Cu filling process to 65 nm-node Cu metallization with excellent reliability.
Keywords :
DRAM chips; copper; electrical resistivity; electromigration; integrated circuit interconnections; integrated circuit metallisation; integrated circuit reliability; permittivity; silicon compounds; 65 nm; Cu low-k dual-damascene interconnect technology; Cu metallization; DRAM; PVD Cu filling process; PVD barrier metal; SiOC-Cu; electromigration; hybrid (PAE/SiOC) dielectrics; hybrid structure; permittivity; reliability; stress-induced voiding; thermal cycle test; Atherosclerosis; Dielectrics; Electric resistance; Etching; Filling; Propulsion; Robustness; Shape; Sputtering; Transmission electron microscopy;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Interconnect Technology Conference, 2003. Proceedings of the IEEE 2003 International
Print_ISBN :
0-7803-7797-4
Type :
conf
DOI :
10.1109/IITC.2003.1219697
Filename :
1219697
Link To Document :
بازگشت