Title :
On quantifying the figures of merit of power-gating for leakage power minimization in nanometer CMOS circuits
Author :
Sathanur, A. ; Calimera, A. ; Pullini, A. ; Benini, L. ; Macii, A. ; Macii, E. ; Poncino, M.
Author_Institution :
Politec. di Torino, Turin
Abstract :
Power-gating has proved to be one of the most effective solutions for reducing stand-by leakage power in nanometer-scale CMOS circuits, and different strategies and algorithms for its application have been proposed recently. Unfortunately, power- gating comes with its own set of costs: Performance degradation, area increase, dynamic power increase and routing congestion. When a decision to power-gate a design has to be taken, pros and cons of power-gating have to be properly weighted to achieve optimal results. In this paper, we define "Figures of Merit" (FoMs) for power-gating, which can be used by designers to better understand the benefits and costs of power-gating, thereby allowing them to achieve optimal results. We then quantify the FoMs by applying a state-of-the-art, industry-strength power- gating flow on a set of designs implemented onto an industrial 65 nm CMOS process, and provide insightful discussion on how optimum power-gating can be achieved.
Keywords :
CMOS integrated circuits; integrated circuit design; nanoelectronics; figures of merit; leakage power minimization; nanometer CMOS circuits; power-gate design; size 65 nm; stand-by leakage power; CMOS process; CMOS technology; Circuits; Degradation; Logic; MOS devices; Minimization; Routing; Sleep; Timing;
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
DOI :
10.1109/ISCAS.2008.4542029