Title :
An efficient VLSI architecture for rate disdortion optimization in AVS video encoder
Author :
Yin, Hai Bing ; Lou, Xi Zhong ; Xia, Zhe Lei ; Gao, Wen
Author_Institution :
Dept. of Electron. Inf., China Jiliang Univ., Hangzhou
Abstract :
A dedicated VLSI architecture is proposed to implement rate distortion optimization (RDO) for AVS video coding, with 4CIF format video supported at a system clock of 54 MHZ for low power applications. The seven-step block level pipeline architecture is employed for RDO with parallel structure to satisfy the timing constraint with all coding modes supported in AVS-P2. Fast transform domain SSD calculation algorithm is employed to reduce the computation redundancy in RDO. The run length pair detection and Golomb coding bits estimation modules are implemented using four-way parallel structure with 2D-VLC tables shared mutually. Other modules in the RDO pipeline are implemented with eight-way parallel structure. The architecture is implemented using VHDL language and successfully verified on Xilinx Virtex-2 FPGA.
Keywords :
VLSI; pipeline processing; video coding; AVS video encoder; Golomb coding bits estimation modules; VHDL language; VLSI architecture; Xilinx Virtex-2 FPGA; computation redundancy; frequency 54 MHz; rate distortion optimization; run length pair detection; seven-step block level pipeline architecture; Clocks; Computer architecture; Discrete cosine transforms; Pipelines; Predistortion; Quantization; Rate-distortion; Timing; Very large scale integration; Video coding;
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
DOI :
10.1109/ISCAS.2008.4542040