• DocumentCode
    1845253
  • Title

    Basic building blocks for asynchronous packet routers

  • Author

    Nedelchev, I.M. ; Jesshope, C.R.

  • Author_Institution
    Dept. of Electron. & Electr. Eng., Surrey Univ., Guildford, UK
  • fYear
    1994
  • fDate
    4-5 Mar 1994
  • Firstpage
    184
  • Lastpage
    187
  • Abstract
    Propagating the clock through large networks and providing correct functioning of the system is a serious engineering problem. The clock appears at different moments for two different physical points-clock skew problem. While the clock skew can be neglected for small systems, it results in major problems when building large concurrent networks. To overcome such problems the authors believe that the absolute solution is to eliminate the notion of clocking entirely throughout by adopting asynchronous design techniques. Packet switches are familiar components of concurrent architectures and a good example to illustrate asynchronous design. The paper describes the asynchronous implementation of three basic building blocks for asynchronous packet routers and also demonstrates asynchronous design techniques for VLSI design
  • Keywords
    VLSI; logic CAD; multiprocessor interconnection networks; packet switching; sequential circuits; CAD; VLSI design; asynchronous design techniques; asynchronous packet routers; clock skew; concurrent architectures; concurrent networks; logic design; packet switches; Buildings; Circuits; Clocks; Libraries; Network topology; Packet switching; Routing; Switches; System recovery; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    VLSI, 1994. Design Automation of High Performance VLSI Systems. GLSV '94, Proceedings., Fourth Great Lakes Symposium on
  • Conference_Location
    Notre Dame, IN
  • Print_ISBN
    0-8186-5610-7
  • Type

    conf

  • DOI
    10.1109/GLSV.1994.289972
  • Filename
    289972