DocumentCode :
1845328
Title :
A gridless multi-layer area router
Author :
Sehgal, Naresh Kumar ; Chen, C. Y Roger ; Acken, John M.
Author_Institution :
Intel Corp., Santa Clara, CA, USA
fYear :
1994
fDate :
4-5 Mar 1994
Firstpage :
158
Lastpage :
161
Abstract :
This paper presents an algorithm to route multiple nets for VLSI layout synthesis in the presence of irregular rectilinear obstacles. The proposed routing algorithms are to be used when layout is nearly finished. Any incremental routing for performance needs to be done by using the very limited space between existing layout cells or by routing directly over the cells. Each net has multiple pins, which are located either on the boundary or anywhere inside the layout region. The proposed algorithm is very systematic and easy to implement. It does not require any net sequencing, and through extensive experiments on real circuits has been shown to always produce near optimal solutions
Keywords :
VLSI; circuit layout CAD; network routing; VLSI layout synthesis; gridless multi-layer area router; incremental routing; irregular rectilinear obstacles; layout cells; layout region; multiple nets; multiple pins; near optimal solutions; routing algorithms; Costs; Integrated circuit interconnections; Iterative algorithms; Iterative methods; Pins; Routing; Shape; Very large scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 1994. Design Automation of High Performance VLSI Systems. GLSV '94, Proceedings., Fourth Great Lakes Symposium on
Conference_Location :
Notre Dame, IN
Print_ISBN :
0-8186-5610-7
Type :
conf
DOI :
10.1109/GLSV.1994.289977
Filename :
289977
Link To Document :
بازگشت