DocumentCode :
1845771
Title :
A new systolic architecture for pipeline prime factor DFT-algorithm
Author :
Sedukhin, Stanislav G.
Author_Institution :
Dept. of Comput. Sci., Univ. of Aizu, Aizu-Wakamatsu City, Japan
fYear :
1994
fDate :
4-5 March 1994
Firstpage :
40
Lastpage :
45
Abstract :
The paper shows how a rectangular array of N=N 1spl timesN 2 processing elements (PE), where N 1 and N 2 are relatively prime, can be used do carry out efficient two-dimensional systolic implementation of N-point DFT, offering highly attractive throughput rates in relation to other N-processor solutions, such as the conventional linear systolic array. The systematic approach allows one to choose, among all possible systolic processors for the 2D-DFT algorithm, an optimal design which has the minimum number of locally connected PE´s, good coordination between the processes of computation and communication, a small number of I/O pins, the minimum possible time of processing and the minimum amount of input data.<>
Keywords :
digital arithmetic; fast Fourier transforms; pipeline processing; systolic arrays; N-point DFT; data dependence graph; optimal design; pipeline prime factor DFT-algorithm; rectangular array; systolic architecture; throughput rates; two-dimensional systolic implementation; Cities and towns; Computer architecture; Discrete Fourier transforms; Pipelines; Scattering; Shift registers; Signal processing; Software; Systolic arrays; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI, 1994. Design Automation of High Performance VLSI Systems. GLSV '94, Proceedings., Fourth Great Lakes Symposium on
Conference_Location :
Notre Dame, IN, USA
Print_ISBN :
0-8186-5610-7
Type :
conf
DOI :
10.1109/GLSV.1994.289998
Filename :
289998
Link To Document :
بازگشت