DocumentCode :
1845830
Title :
Heterogeneous systems verification on HiLeS Designer tool
Author :
Gómez, C.E. ; Pascal, J.C. ; Jimenez, J.F. ; Esteban, P.
Author_Institution :
CNRS, LAAS, Toulouse, France
fYear :
2010
fDate :
7-10 Nov. 2010
Firstpage :
132
Lastpage :
137
Abstract :
Verification is one of the most important tasks into the process of systems design. This time-consuming task guarantees the correct functionality of the system. We propose to use HiLeS Designer tool to model and to verify heterogeneous systems in order to reduce functionality risks and time. This tool allows verifying in two ways: formal verification on the model logical sequence and verification by simulation where a virtual prototype on VHDL-AMS is generated from the model. A cane sugar production process is presented as illustrative example.
Keywords :
Petri nets; formal verification; HiLeS designer tool; VHDL-AMS virtual prototype; cane sugar production process; formal verification; heterogeneous systems verification; simulation verification; Computational modeling; Mathematical model; Petri nets; Prototypes; Solid modeling; Valves; Petri nets; System design tool; Systems design; VHDL-AMS; heterogeneous systems; validation; verification; virtual prototype;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
IECON 2010 - 36th Annual Conference on IEEE Industrial Electronics Society
Conference_Location :
Glendale, AZ
ISSN :
1553-572X
Print_ISBN :
978-1-4244-5225-5
Electronic_ISBN :
1553-572X
Type :
conf
DOI :
10.1109/IECON.2010.5675186
Filename :
5675186
Link To Document :
بازگشت