DocumentCode
184657
Title
Area-efficient single-stage configuration for implantable neural recording amplifiers based on back attenuation
Author
Nekoui, M. ; Sodagar, A.M. ; Ehsanian, M.
Author_Institution
Res. Lab. for Integrated Circuits & Syst. (ICAS), K.N. Toosi Univ. of Technol., Tehran, Iran
fYear
2014
fDate
22-24 Oct. 2014
Firstpage
396
Lastpage
399
Abstract
A new single-stage configuration is proposed for low-power low-noise amplifiers designed for neural recording applications. Employing an attenuator in the feedback loop around the amplifier, both upper and lower cut-off frequencies of the amplifier (fCL and fCH) are realized using much smaller capacitances as compared with those used in other neural amplifiers available in the literature. This leads to both considerable reduction in the consumed silicon area and increase in the input impedance of the amplifier. Furthermore, the high-resistance nonlinear pseudo-resistor traditionally used to achieve a very small fCL is replaced by a transconductance attenuator. Designed and simulated in a 0.18-μm CMOS process, the amplifier consumes 19.8 μW from a 1.8-V supply.
Keywords
CMOS integrated circuits; amplifiers; biomedical electronics; neurophysiology; prosthetics; CMOS process; back attenuation; high-resistance nonlinear pseudoresistor; implantable neural recording amplifiers; low-power low-noise amplifiers; power 19.8 muW; single-stage configuration; size 0.18 mum; transconductance attenuator; voltage 1.8 V; Attenuation; Attenuators; Cutoff frequency; Frequency measurement; Gain; Noise; Transconductance; Neural recording amplifiers; attenuation; implantable microsystems; neural interfacing;
fLanguage
English
Publisher
ieee
Conference_Titel
Biomedical Circuits and Systems Conference (BioCAS), 2014 IEEE
Conference_Location
Lausanne
Type
conf
DOI
10.1109/BioCAS.2014.6981746
Filename
6981746
Link To Document