Title :
A low-power monolithically stacked 3D-TCAM
Author :
Lin, Mingjie ; Luo, Jianying ; Ma, Yaling
Author_Institution :
Dept. of Electr. Eng., Stanford Univ., Stanford, CA
Abstract :
This paper presents three techniques to reduce the power consumption in ternary content-addressable memories (TCAMs). The first technique is to use newly developed monolithically stacked 3D-IC technology for the implementation, because vertical stacking can drastically reduce interconnect length in both matchlines and searchlines, hence reducing signal path delay and power consumption. The second technique is to replace the conventional SRAM memory in a TCAM with an array of programmable vias (or electrolyte non-volatile memory). Special programming circuitry is designed to read/write memory bits from/to the programmable via array because they do not simply store data in the form of low and high voltage levels. We also devised a new TCAM cell design to further reduce power consumption in TCAMs by taking full advantage of 3D-IC technology. A 1024 times 144-bit TCAM using the proposed schemes is implemented with 1.0-V 65 nm CMOS technology. Our analysis and simulations have shown that the proposed monolithically stacked 3D-TCAM can reduce the total dynamic power consumption by almost 3.5 times and increase TCAM cell density by about 4 times in comparison with a conventional 2D-TCAM chip of the same capacity.
Keywords :
CMOS memory circuits; SRAM chips; content-addressable storage; power consumption; programmable logic arrays; 2D-TCAM chip; CMOS technology; SRAM memory; TCAM cell density; electrolyte nonvolatile memory; interconnect length; low-power monolithically stacked 3D-TCAM; matchlines; power consumption; programmable vias array; programming circuitry; read-write memory bits; searchlines; signal path delay; ternary content-addressable memories; vertical stacking; CMOS technology; Delay; Energy consumption; Integrated circuit interconnections; Low voltage; Nonvolatile memory; Random access memory; Read-write memory; Stacking; Three-dimensional integrated circuits;
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
DOI :
10.1109/ISCAS.2008.4542168