Title :
Modified CSD group multiplier design for predetermined coefficient groups
Author :
Kim, Yong-Eun ; Cho, Su-Hyun ; Chung, Jin-Gyun
Author_Institution :
Div. of Electron. & Inf. Eng., Chonbuk Nat. Univ., Jeonju
Abstract :
Some digital signal processing applications, such as FFT, request multiplications with a group (or, groups) of a few predetermined coefficients. In this paper, based on a grouping method of CSD coefficients, an efficient multiplier design method for predetermined coefficient groups is proposed. In the case of the multiplier design for sine-cosine generator used in direct digital frequency synthesizer(DDFS), it is shown that by the proposed method, area, power and delay time can be reduced by 53.1%, 45.6% and 22.6%, respectively, compared with conventional design. Also, in the case of multiplier design used in 128 point radix-24 FFT, the area, power and delay time can be reduced by 42.9%, 58.5% and 19.7%, respectively.
Keywords :
fast Fourier transforms; frequency synthesizers; multiplying circuits; 128 point radix-24 FFT; canonic signed digit algorithm; digital signal processing applications; direct digital frequency synthesizer; efficient multiplier design method; modified CSD group; multiplier design; predetermined coefficient groups; request multiplications; sine-cosine generator; Delay effects; Design methodology; Digital signal processing; Frequency synthesizers; Power generation;
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
DOI :
10.1109/ISCAS.2008.4542179