DocumentCode :
1848333
Title :
A Josephson ternary memory circuit
Author :
Morisue, Mititada ; Endo, Jun ; Morooka, Toshimitu ; Shimizu, Nobuhiro ; Sakamoto, Masahiro
Author_Institution :
Hiroshima Univ., Japan
fYear :
1998
fDate :
27-29 May 1998
Firstpage :
19
Lastpage :
24
Abstract :
A novel ternary logic memory circuit using Josephson junctions is described. The principle of the ternary memory circuit proposed here is based on the persistent circulating current in the superconducting loop in the clockwise and the counter clockwise directions. As the gate for writing and reading operation of the memory, the three-junction SQUID and the JCTL which is constructed by combination of two two-junction SQUIDs are used. In order to develop the memory circuit, we have made the simulations to determine the most suitable circuit parameters to the memory cell and then fabricated the circuit based on 2 μm minimum line width technology. The simulation results show satisfactory operations of the memory circuit, which agree well with the experiment results. The advantages of the proposed memory circuit are capability of high speed computation, low power consumption and very simple construction with less number of elements due to the ternary operation
Keywords :
integrated memory circuits; multivalued logic circuits; superconducting junction devices; ternary logic; Josephson junctions; memory circuit; multiple-valued logic circuits; superconducting loop; ternary logic; Circuit simulation; Clocks; Computational modeling; Counting circuits; Josephson junctions; Multivalued logic; Read-write memory; SQUIDs; Superconducting logic circuits; Writing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 1998. Proceedings. 1998 28th IEEE International Symposium on
Conference_Location :
Fukuoka
ISSN :
0195-623X
Print_ISBN :
0-8186-8371-6
Type :
conf
DOI :
10.1109/ISMVL.1998.679270
Filename :
679270
Link To Document :
بازگشت