DocumentCode :
1848722
Title :
An SDRAM controller optimized for high definition video coding application
Author :
Zhu, Jiayi ; Liu, Peilin ; Zhou, Dajiang
Author_Institution :
Dept. of Electron. Eng., Shanghai Jiao Tong Univ., Shanghai
fYear :
2008
fDate :
18-21 May 2008
Firstpage :
3518
Lastpage :
3521
Abstract :
The huge SDRAM bandwidth requirement is an architectural bottleneck of video decoders. Besides the large amounts of data transmission cycles, many extra overhead (up to over 50%) are incurred by the active or precharge (AP) operations in conventional SDRAM controllers. In this paper, we propose an optimized SDRAM controller, which can improve the bandwidth efficiency by eliminating most of the extra overhead. An access management scheme that enables consecutive data transmission is employed to reduce the need of AP operations. In addition, a scheduler is designed to hide the latency for AP operations. Experimental result shows that the SDRAM controller is able to meet the bandwidth requirement of real-time decoding 1080P H.264 video streams, at less than 100 Mhz with 32-bit DDR SDRAM.
Keywords :
DRAM chips; SRAM chips; decoding; video coding; 1080P H.264 video streams; DDR SDRAM; SDRAM bandwidth requirement; SDRAM controller; active operation; high definition video coding; precharge operations; real-time decoding; video decoders; Bandwidth; DRAM chips; Data communication; Decoding; Delay; Gold; High definition video; SDRAM; Scheduling; Streaming media;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2008. ISCAS 2008. IEEE International Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-1683-7
Electronic_ISBN :
978-1-4244-1684-4
Type :
conf
DOI :
10.1109/ISCAS.2008.4542218
Filename :
4542218
Link To Document :
بازگشت