DocumentCode :
1851340
Title :
A high-speed high-resolution comparator
Author :
Banihashemi, Mehdi
Author_Institution :
Urmia Univ., Iran
Volume :
1
fYear :
2004
fDate :
25-28 July 2004
Abstract :
This paper describes a comparator that not only eliminates offset cancellation capacitors from the signal path in preamplification and latch modes, but also incorporates open loop offset cancellation to cancel the offset of both preamplification stages and the latch. This new architecture effectively increases both speed and resolution. By applying offset cancellation, an offset of less than 800 μV at comparison rate of 300 MHz with a 6 mW power dissipation and 3 V power supply has been achieved. The comparator has been extracted and simulated with a 0.35 μm HSPICE model.
Keywords :
SPICE; capacitance; circuit simulation; comparators (circuits); 0.35 micron; 3 V; 300 MHz; 6 mW; 800 muV; HSPICE model; high speed high resolution comparator; latch mode; offset cancellation capacitors; open loop offset cancellation; preamplification mode; Capacitors; Circuit synthesis; Feedback loop; Latches; Power dissipation; Power supplies; Preamplifiers; Signal resolution; Switches; Transconductance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. MWSCAS '04. The 2004 47th Midwest Symposium on
Print_ISBN :
0-7803-8346-X
Type :
conf
DOI :
10.1109/MWSCAS.2004.1353902
Filename :
1353902
Link To Document :
بازگشت