DocumentCode
185206
Title
Offline error-detection strategies for the IDEA NXT crypto-algorithm
Author
Opritoiu, Flavius ; Bozesan, Andreea ; Vladutiu, Mircea
Author_Institution
Comput. Sci. & Eng. Dept., Politeh. Univ. of Timisoara, Timisoara, Romania
fYear
2014
fDate
17-19 Oct. 2014
Firstpage
37
Lastpage
42
Abstract
This paper presents a series of Built-In Self-Test architectures designed for the IDEA NXT family of crypto-algorithms implemented in crypto-chips. The proposed error-detection schemes are capable of verifying the integrity of the crypto-chip in an autonomous, non-concurrent manner. One of the testing solutions consists of stimulating the algorithm with test vectors generated by the IDEA NXT core while the other one stimulate the cryptographic device by means of conventional test pattern generation techniques implemented as cellular automata, linear feedback shift registers and binary counters. Both methods evaluate the outputs´ correctness by means of signature analysis. The test schemes we propose offer a good trade-off between the latency of the test process and the area investment for including the error detection architectures.
Keywords
cellular automata; cryptography; digital signatures; program testing; shift registers; IDEA NXT crypto-algorithm; binary counters; built-in self-test architecture; cellular automata; crypto-chip; cryptographic device; error detection architecture; linear feedback shift registers; offline error-detection strategy; signature analysis; test pattern generation techniques; Built-in self-test; Circuit faults; Encryption; Registers; Vectors; Built-In Self-Test; IDEA NXT; cryptography; pseudo-random testing; test pattern generation;
fLanguage
English
Publisher
ieee
Conference_Titel
System Theory, Control and Computing (ICSTCC), 2014 18th International Conference
Conference_Location
Sinaia
Type
conf
DOI
10.1109/ICSTCC.2014.6982387
Filename
6982387
Link To Document