DocumentCode :
1853464
Title :
Transistor sizing and layout merging of basic cells in pass transistor logic cell library
Author :
Hsiao, Shen-Fu ; Tsai, Ming-Yu ; Wen, Chia-Sheng
Author_Institution :
Dept. of Comput. Sci. & Eng., Nat. Sun Yat-sen Univ., Kaohsiung
fYear :
2008
fDate :
23-25 April 2008
Firstpage :
89
Lastpage :
92
Abstract :
In the past two decades, pass transistor logic has been shown to have smaller power and area cost compared to traditional CMOS logic for some applications. Some important issues related to the design of pass transistor cell library are discussed in this paper. First, the transistor sizing for the special inverter circuit in the cell library is addressed, which is quite different from the sizing of conventional CMOS inverter. Second, we create new cells that merge combinations of an inverters and some multiplexers in order to reduce the physical layout area. Experimental results show that the layout compaction method also reduces the delay and dynamic power. The proposed transistor sizing and layout compaction methods could be useful guidelines in designing the basic cells required in pass-transistor logic synthesis.
Keywords :
logic design; logic gates; low-power electronics; multiplexing equipment; conventional CMOS inverter; layout compaction method; multiplexers; pass transistor logic cell library design; pass-transistor logic synthesis; special inverter circuit; traditional CMOS logic circuit comparison; transistor sizing; CMOS logic circuits; Compaction; Costs; Delay; Guidelines; Inverters; Libraries; Logic design; Merging; Multiplexing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2008. VLSI-DAT 2008. IEEE International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-1616-5
Electronic_ISBN :
978-1-4244-1617-2
Type :
conf
DOI :
10.1109/VDAT.2008.4542419
Filename :
4542419
Link To Document :
بازگشت