DocumentCode
1853560
Title
A systematic methodology to employ error-tolerance for yield improvement
Author
Hsieh, Tong-Yu ; Lee, Kuen-Jong ; Lu, Chia-Lin ; Breuer, Melvin A.
Author_Institution
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan
fYear
2008
fDate
23-25 April 2008
Firstpage
105
Lastpage
108
Abstract
Error-tolerance is an innovative concept that can significantly improve the yield of integrated circuits (IC´s) by identifying defective yet acceptable chips. A systematic method to employ this concept, however, has not been addressed. In this paper, we propose a general methodology to systematically utilize error- tolerance for practical applications. The proposed methodology explores the error-tolerance features of target designs, evaluates the acceptability of defective chips, and predicts the yield improvement that can be achieved. To illustrate and validate the proposed methodology, we employ a discrete cosine transform (DCT) circuit that has been widely used in multimedia compression systems in a case study. By applying the proposed methodology to the DCT, an error-tolerant design flow is established. Proper attributes are determined for acceptability evaluation, and corresponding test methods are developed to identify acceptable chips. Experimental results show that one can easily specify various acceptability thresholds of the identified error-tolerable attributes to obtain different degrees of yield improvement, which validates the efficiency and effectiveness of the proposed methodology.
Keywords
fault tolerance; integrated circuit design; integrated circuit reliability; acceptability evaluation; defective chips; discrete cosine transform circuit; error tolerance; error-tolerant design flow; integrated circuits; multimedia compression systems; systematic methodology; yield improvement; Circuit faults; Circuit testing; Consumer products; Discrete cosine transforms; Error analysis; Integrated circuit yield; Multimedia systems; Test pattern generators; Transform coding; Video compression;
fLanguage
English
Publisher
ieee
Conference_Titel
VLSI Design, Automation and Test, 2008. VLSI-DAT 2008. IEEE International Symposium on
Conference_Location
Hsinchu
Print_ISBN
978-1-4244-1616-5
Electronic_ISBN
978-1-4244-1617-2
Type
conf
DOI
10.1109/VDAT.2008.4542423
Filename
4542423
Link To Document