Title :
Multilevel communication modeling for Multiprocessor System-on-Chip
Author :
Popovici, Katalin ; Jerraya, Ahmed Amine
Author_Institution :
TIMA Lab., Grenoble
Abstract :
The high complexity of current multi-processor system on chip (MPSoC) impels the designers to model and simulate the system components and their interaction in the early design stages. High level modeling usually requires less modeling effort and executes faster. In this paper we propose high level communication models that allow early MPSoC design, performance estimation and evaluation of the application´s communication requirements. We applied the proposed modeling methods to analyze the impact on performance for different communication architectures for the H.264 Encoder running on a complex MPSoC platform.
Keywords :
integrated circuit design; microprocessor chips; system-on-chip; multilevel communication modeling; multiprocessor system-on-chip; performance estimation; performance evaluation; Buffer storage; Computer architecture; Hardware; Laboratories; Message passing; Multiprocessing systems; Network-on-a-chip; Space exploration; System-on-a-chip; Virtual prototyping;
Conference_Titel :
VLSI Design, Automation and Test, 2008. VLSI-DAT 2008. IEEE International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-1616-5
Electronic_ISBN :
978-1-4244-1617-2
DOI :
10.1109/VDAT.2008.4542431