DocumentCode :
1853840
Title :
Synthesis of a timing-error detection architecture
Author :
Su, Yu Shih ; Chang, Po Hsien ; Chang, Shih Chieh ; Hwang, TingTing
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu
fYear :
2008
fDate :
23-25 April 2008
Firstpage :
160
Lastpage :
163
Abstract :
Delay variation can cause a design to fail its timing specification. Ernst in D. Ernst, et al., (2003), observes that the worst delay of a design is least probable to occur. They propose a mechanism to detect and correct occasional errors while the design can be optimized for the common cases. Their experimental results show significant performance (or power) gain as compared with the worst-case design. However, the architecture in D. Ernst, et al., (2003), suffers the short path problem which is difficult to resolve. In this paper, we propose a novel error-detecting architecture to solve the short path problem. Our experimental results show considerable performance gain can be achieved with reasonable area overhead.
Keywords :
logic design; timing; delay variation; short path problem; timing-error detection architecture; Circuits; Clocks; Computer architecture; Delay; Design optimization; Latches; Libraries; Logic; Performance gain; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2008. VLSI-DAT 2008. IEEE International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-1616-5
Electronic_ISBN :
978-1-4244-1617-2
Type :
conf
DOI :
10.1109/VDAT.2008.4542437
Filename :
4542437
Link To Document :
بازگشت