Title :
Improved test methodology for multi-clock domain SoC ATPG testing
Author :
Ee Mei Ooi ; Chin Hai Ang
Author_Institution :
IC Design Dept., Altera Corp. (M) Sdn Bhd, Bayan Lepas, Malaysia
Abstract :
This paper proposes a test strategy for improving SoC ATPG testing. On-chip clock controller (OCC) is used to yield better at-speed test coverage and pattern generation. In addition, clock gating structure, coupled with virtual clock grouping constraint is implemented to guide stuck-at ATPG generation process. The proposed solution enables fewer ATPG generation iteration which helps to reduce test pattern count and optimize ATPG run time.
Keywords :
automatic test pattern generation; integrated circuit testing; system-on-chip; ATPG generation iteration; ATPG run time optimization; OCC; clock gating structure; guide stuck-at ATPG generation process; multiclock domain SoC ATPG testing; on-chip clock controller; pattern generation; test coverage; virtual clock grouping constraint; Automatic test pattern generation; Clocks; Registers; Synchronization; System-on-chip; ATPG; DFT; OCC; clock domain; clock gating; virtual circuit;
Conference_Titel :
Quality Electronic Design (ASQED), 2013 5th Asia Symposium on
Conference_Location :
Penang
Print_ISBN :
978-1-4799-1312-1
DOI :
10.1109/ASQED.2013.6643560