DocumentCode :
1856121
Title :
Architecture of a stereo matching VLSI processor based on hierarchically parallel memory access
Author :
Hariyama, Masanori ; Sasaki, Haruka ; Kameyama, Michitaka
Author_Institution :
Graduate Sch. of Inf. Sci., Tohoku Univ., Sendai, Japan
Volume :
2
fYear :
2004
fDate :
25-28 July 2004
Abstract :
This paper presents a VLSI processor for high- speed and reliable stereo matching based on adaptive window-size control of SAD (Sum of Absolute Differences) computation. To reduce its computational complexity, SADs are computed using multi-resolution images. Parallel memory access is essential for highly parallel image processing. For parallel memory access, this paper also presents an optimal memory allocation that minimizes the hardware amount under the condition of parallel memory access at specified resolutions.
Keywords :
VLSI; computational complexity; computer architecture; image matching; image resolution; microprocessor chips; parallel memories; stereo image processing; storage allocation; VLSI processor; adaptive window-size control; computational complexity; multi-resolution images; optimal memory allocation; parallel image processing; parallel memory access; stereo matching; sum of absolute differences; Adaptive control; Hardware; Intelligent robots; Intelligent vehicles; Layout; Parallel processing; Pixel; Programmable control; Stereo vision; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. MWSCAS '04. The 2004 47th Midwest Symposium on
Print_ISBN :
0-7803-8346-X
Type :
conf
DOI :
10.1109/MWSCAS.2004.1354138
Filename :
1354138
Link To Document :
بازگشت