Title :
An InGaAs on Si platform for CMOS with 200 mm InGaAs-OI substrate, gate-first, replacement gate planar and FinFETs down to 120 nm contact pitch
Author :
Djara, V. ; Deshpande, V. ; Uccelli, E. ; Daix, N. ; Caimi, D. ; Rossel, C. ; Sousa, M. ; Siegwart, H. ; Marchiori, C. ; Hartmann, J.M. ; Shiu, K.-T. ; Weng, C.-W. ; Krishnan, M. ; Lofaro, M. ; Steiner, R. ; Sadana, D. ; Lubyshev, D. ; Liu, A. ; Czornomaz
Author_Institution :
Zurich Lab., IBM Res. GmbH, Rüschlikon, Switzerland
Abstract :
We report on the first demonstration of ultra-thin body (50 nm), low defectivity 200 mm InGaAs-on-insulator (-OI) fabricated by direct wafer bonding technique (DWB) as well as a replacement gate process for self-aligned fully depleted InGaAs MOSFETs. These combined achievements highlight the viability of our approach for the VLSI integration of InGaAs at advanced nodes. Short channel replacement gate (RMG) and Gate-first (GF) FETs are reported for the first time using InGaAs-OI wafers with a 120nm contact-to-contact pitch. Record ION (118 μA/μm) at fixed operating voltage of 0.5V for InGaAs devices on Si is achieved on 50-nm-Lg RMG FinFETs. Both schemes feature highly scaled fins (down to 15 nm). Compared to a GF integration flow, RMG devices exhibit better Ion and DIBL characteristics. We also demonstrate FETs with 70 nm contacts and 120 nm pitch achieving high-ION.
Keywords :
CMOS integrated circuits; III-V semiconductors; MOSFET; VLSI; indium compounds; integrated circuit manufacture; silicon; wafer bonding; CMOS; DIBL characteristics; DWB; GF FET; GF integration flow; InGaAs-Si; RMG FinFET; RMG devices; VLSI; channel replacement gate; contact-to-contact pitch; direct wafer bonding technique; gate-first FET; replacement gate process; self-aligned fully depleted MOSFET; size 120 nm; size 200 mm; size 50 nm; size 70 nm; ultra-thin body; very large scale integration; voltage 0.5 V; CMOS integrated circuits; Fabrication; FinFETs; Indium gallium arsenide; Logic gates; Silicon; Substrates;
Conference_Titel :
VLSI Technology (VLSI Technology), 2015 Symposium on
Conference_Location :
Kyoto
DOI :
10.1109/VLSIT.2015.7223668