DocumentCode :
1857605
Title :
Low-voltage and low-power adjustable differential delay line using the FGMOS transistor
Author :
de la Cruz-Alejo, Jesus ; Sedeno, J. A Pastrana ; Castaneda, F. Gomez ; Cadenas, J. A Moreno
Author_Institution :
Department of Electrical Engineering, CINVESTAV-IPN, Mexico City, Mexico
fYear :
2008
fDate :
28-30 April 2008
Firstpage :
1
Lastpage :
6
Abstract :
This paper proposes a novel low-voltage and low-power analog differential delay line CMOS circuit design in the audio frequency range. The circuit is based on the Gm-C linear integrator used as the main block in a low-pass filter which can be tuned varying a bias voltage. To overcome the dynamic range problems by the supply voltage reduction, the design is implemented using the FGMOS transistor. The simulated results in a 1.2 μm CMOS technology show that delay time can be adjustable through 6 tap with a dissipation power of 140 μW and a supply voltage of 1.5V.
Keywords :
CMOS analog integrated circuits; CMOS technology; Circuit synthesis; Delay lines; Dynamic range; Frequency; Low pass filters; Nonlinear filters; Tuned circuits; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Devices, Circuits and Systems, 2008. ICCDCS 2008. 7th International Caribbean Conference on
Conference_Location :
Cancun, Mexico
Print_ISBN :
978-1-4244-1956-2
Electronic_ISBN :
978-1-4244-1957-9
Type :
conf
DOI :
10.1109/ICCDCS.2008.4542624
Filename :
4542624
Link To Document :
بازگشت