DocumentCode :
1858016
Title :
A Robust Automated Scan Pattern Mismatch Debugger
Author :
Tsai, Kun-Han ; Guo, Ruifeng ; Cheng, Wu-Tung
Author_Institution :
Mentor Graphics Corp., Wilsonville, OR
fYear :
2008
fDate :
24-27 Nov. 2008
Firstpage :
309
Lastpage :
314
Abstract :
This paper describes a robust scan pattern mismatch debugger for the scan pattern validation process. Simulation mismatches observed during scan pattern validation process need to be resolved before scan pattern can be used in silicon. In this framework, we use efficient structural cone to create VCD values from a timing-based simulator. The VCD values are then used to trace the mismatches from failing observation points to the mismatch sources. Root-cause analysis is then performed by combining all mismatch source instances to conclude the most likely mismatch reasons. Comparing to existing solutions, the proposed mismatch debug flow doesnpsilat require VCD values of all signals in the designs, nor does it require multiple simulation of the test patterns in the Verilog simulator. Experimental results show the effectiveness and efficiency of the proposed scan pattern mismatch debug flow.
Keywords :
computer debugging; hardware description languages; pattern matching; value engineering; VCD; Verilog simulator; automated debugging; root-cause analysis; scan pattern mismatch; value change dump; Automatic test pattern generation; Automatic testing; Hardware design languages; Logic testing; Performance evaluation; Pins; Robustness; Signal design; Signal processing; Silicon; mismatch debugging; pattern verification; simulation mismatch;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2008. ATS '08. 17th
Conference_Location :
Sapporo
ISSN :
1081-7735
Print_ISBN :
978-0-7695-3396-4
Type :
conf
DOI :
10.1109/ATS.2008.45
Filename :
4711610
Link To Document :
بازگشت