DocumentCode :
1858387
Title :
CTX: A Clock-Gating-Based Test Relaxation and X-Filling Scheme for Reducing Yield Loss Risk in At-Speed Scan Testing
Author :
Furukawa, H. ; Wen, X. ; Miyase, K. ; Yamato, Y. ; Kajihara, S. ; Girard, P. ; Wang, L.-T. ; Tehranipoor, M.
Author_Institution :
Kyushu Inst. of Technol., Iizuka
fYear :
2008
fDate :
24-27 Nov. 2008
Firstpage :
397
Lastpage :
402
Abstract :
At-speed scan testing is susceptible to yield loss risk due to power supply noise caused by excessive launch switching activity. This paper proposes a novel two-stage scheme, namely CTX (Clock-Gating-Based Test Relaxation and X-Filling), for reducing switching activity when test stimulus is launched. Test relaxation and X-filling are conducted (1) to make as many FFs inactive as possible by disabling corresponding clock-control signals of clock-gating circuitry in Stage-1 (Clock-Disabling), and (2) to make as many remaining active FFs as possible to have equal input and output values in Stage-2 (FF-Silencing). CTX effectively reduces launch switching activity, thus yield loss risk, even with a small number of donpsilat care (X) bits as in test compression, without any impact on test data volume, fault coverage, performance, and circuit design.
Keywords :
integrated circuit testing; power supply circuits; testing; X-filling scheme; at-speed scan testing; clock-gating-based test relaxation; excessive launch switching activity; power supply noise; test compaction; yield loss risk; Automatic test pattern generation; Circuit faults; Circuit noise; Circuit testing; Clocks; Delay; Lab-on-a-chip; Power supplies; Switching circuits; System testing; Clock-Gating; Power Supply Noise; Test Compaction; Test Relaxation; X-Filling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2008. ATS '08. 17th
Conference_Location :
Sapporo
ISSN :
1081-7735
Print_ISBN :
978-0-7695-3396-4
Type :
conf
DOI :
10.1109/ATS.2008.27
Filename :
4711623
Link To Document :
بازگشت