Title :
Power Analysis and Reduction Techniques for Transition Fault Testing
Author :
Agarwal, Khushboo ; Vooka, Srinivas ; Ravi, Srivaths ; Parekhji, Rubin ; Gill, A.S.
Author_Institution :
Texas Instrum.
Abstract :
This paper examines the differences in power consumption characteristics of two popular ATPG techniques for transition fault testing (TFT) -- launch off shift (LOS) and launch off capture (LOC). These differences have critical implications on the circuit switching during the launch and capture cycles, and if unaddressed, can lead to IR drop issues and unwarranted silicon failures. Our investigations show that power consumption in the launch cycle for LOS patterns can be as high as 1.96 times the corresponding number for LOC patterns. We systematically understand the reasons for this difference and propose a variety of power-aware design-for-test (DFT) and automatic test pattern generation (ATPG) techniques to limit this power differential as well as general TFT power consumption. The proposed techniques include use of (a) fill techniques, (b) intelligent test and functional enable control of clock gates, and (c) pattern re-generation using low compression and low effort ATPG. Our experiments demonstrate the efficacy of the proposed techniques in reducing power consumption, and the associated trade-offs in pattern volume.
Keywords :
automatic test pattern generation; design for testability; electrical faults; elemental semiconductors; silicon; switching circuits; ATPG; IR drop; Si; TFT; automatic test pattern generation; circuit switching; clock gates; fill techniques; intelligent test; launch off capture; launch off shift; pattern regeneration; power analysis; power consumption; power-aware design-for-test; transition fault testing; Automatic control; Automatic test pattern generation; Circuit faults; Circuit testing; Design for testability; Energy consumption; Lab-on-a-chip; Silicon; Switching circuits; Thin film transistors; Clock Gates; Launch off Capture; Launch off Shift; Test Power; Transition Fault Test;
Conference_Titel :
Asian Test Symposium, 2008. ATS '08. 17th
Conference_Location :
Sapporo
Print_ISBN :
978-0-7695-3396-4
DOI :
10.1109/ATS.2008.86