DocumentCode :
1858774
Title :
Reliable router architecture with elastic buffer for NoC architecture
Author :
Louis, Roshna ; Vinodhini, M. ; Murty, N.S.
Author_Institution :
Amrita Sch. of Eng., Amrita Vishwa Vidyapeetham (Univ.), Bangalore, India
fYear :
2015
fDate :
8-10 Jan. 2015
Firstpage :
1
Lastpage :
4
Abstract :
Router is the basic building block of the interconnection network. In this paper, new router architecture with elastic buffer is proposed which is reliable and also has less area and power consumption. The proposed router architecture is based on new error detection mechanisms appropriate for dynamic NoC architectures. It considers data packet error detection, correction and also routing errors. The uniqueness of the reliable router architecture is to focus on finding error sources accurately. This technique differentiates permanent and transient errors and also protects diagonal availabilities. Input and output buffers in router architectures are replaced by elastic buffers. Routers spend considerable area and power for router buffer. In this paper the proposed router architecture replaces FIFO buffers with the elastic buffers in order to reduce area, and power consumption and also to have better performance.
Keywords :
buffer circuits; integrated circuit interconnections; network routing; network-on-chip; FIFO buffers; NoC architecture; data packet error correction; data packet error detection; error detection mechanisms; interconnection network; permanent errors; router architecture; routing errors; transient errors; Indium phosphide; Latches; Reliability theory; Routing; Switches; elastic buffer; network on chip (NoC); reliable router;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Systems, Architecture, Technology and Applications (VLSI-SATA), 2015 International Conference on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4799-7925-7
Type :
conf
DOI :
10.1109/VLSI-SATA.2015.7050463
Filename :
7050463
Link To Document :
بازگشت