Title :
Power efficient implementation of bit-parallel unrolled CORDIC structures for FPGA platforms
Author :
Khurshid, Burhan ; Mir, Roohie Naaz
Author_Institution :
Dept. of CSE, Nat. Inst. of Technol., Srinagar, India
Abstract :
Power consumption is one of the major concerns while mapping designs on FPGAs. Dynamic power dissipation in FPGAs is a strong function of the switching activity of the nodes and the charging and discharging capacitances associated with the critical path. This paper focuses on reducing the power dissipation in bit-parallel unfolded CORDIC structures by modeling the switching activity and the charging/discharging capacitances within the critical path. Two approaches have been used; the first one reduces the switching activity by hiding the high activity nodes within look up tables and the second one retimes the structure to reduce the critical path and the associated charging/discharging capacitances. A comparative analysis of our implementation results against the traditional approach has been carried out for varying input word-lengths ranging from 4 to 32-bit parallel operands. The implementation targets two different FPGA families viz. Spartan-6 and Virtex-5. The analysis concludes that a 10 to 20 percent reduction in dynamic power dissipation and 35 to 40 percent reduction in total power dissipation is achievable with these approaches.
Keywords :
field programmable gate arrays; logic design; power consumption; FPGA platforms; Spartan-6 FPGA family; Virtex-5 FPGA family; activity node; bit-parallel unfolded CORDIC structures; bit-parallel-unrolled CORDIC structures; charging capacitance; critical path reduction; discharging capacitance; dynamic power dissipation reduction; input word-lengths; look up tables; mapping design; node switching activity; power consumption; power-efficient implementation; word length 4 bit to 32 bit; Clocks; Digital signal processing; Dynamic scheduling; Field programmable gate arrays; Switches; ASIC; CORDIC; DSP; FPGA; Look up table;
Conference_Titel :
VLSI Systems, Architecture, Technology and Applications (VLSI-SATA), 2015 International Conference on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4799-7925-7
DOI :
10.1109/VLSI-SATA.2015.7050466