DocumentCode :
1858914
Title :
Merged switch allocation and transversal with dual layer adaptive error control for Network-on-Chip switches
Author :
Kalwad, Havisha ; Neeharika, Sompally ; Divya, Songa ; Vinodhini, M. ; Murty, N.S.
Author_Institution :
Ericsson Global India, Ltd., Bangalore, India
fYear :
2015
fDate :
8-10 Jan. 2015
Firstpage :
1
Lastpage :
5
Abstract :
In this paper, we propose a Network on Chip router architecture with increased reliability, energy efficiency and with reduced area overhead. The proposed router architecture model adjusts dynamically to the error control strengths of the layers of NoC. In this paper, we target to optimize the combined operations of arbiter and multiplexer by using a Merged Arbiter Multiplexer (MARX) along with a dual layer cooperative error control protocol. By doing so, the number of pipe line stages, area and power consumed is reduced. We use XY Routing algorithm to send data from one router to the other when these routers are placed in network architecture. The proposed model outperforms the dual layer error control model without MARX unit. The router architecture with MARX unit has 22.7% less area and 2.4% less energy consumption than router architecture without MARX unit but has moderate increase in the delay.
Keywords :
adaptive control; asynchronous circuits; multiplexing equipment; network routing; network-on-chip; MARX unit; dual layer adaptive error control; dual layer cooperative error control protocol; merged arbiter multiplexer; merged switch allocation; network on chip router architecture; network-on-chip switches; routing algorithm; switch transversal; Codecs; Delays; Error correction; Error correction codes; Logic gates; Routing; Switches; Arbiter; Crossbar; Dual Layer ECC; Energy efficiency; Error Control Coding (ECC); Merged Arbiter Multiplexer (MARX); Network-on-Chip (NoC); Reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Systems, Architecture, Technology and Applications (VLSI-SATA), 2015 International Conference on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4799-7925-7
Type :
conf
DOI :
10.1109/VLSI-SATA.2015.7050468
Filename :
7050468
Link To Document :
بازگشت