DocumentCode :
1859364
Title :
One new architecture of fractional frequency synthesizer
Author :
Stork, Milan
Author_Institution :
Dept. of Appl. Electron., West Bohemia Univ., Plzen
fYear :
2008
fDate :
24-25 April 2008
Firstpage :
1
Lastpage :
4
Abstract :
This paper describes a new architecture of a digital fractional frequency synthesizer based on generators, counters and a register. The technique described here is much simpler then other method e.g. SigmaDelta fractional-N frequency synthesizers or direct digital synthesis. Presented synthesizer is the most suitable for the design of VLSI architectures or for programmable Large Scale Integration (or in-system programmable Large Scale Integration). On the other hand, this synthesizer has a disadvantage in low output frequency, but this can be overcome by using this synthesizer together with phase locked loop.
Keywords :
VLSI; counting circuits; direct digital synthesis; frequency synthesizers; phase locked loops; VLSI; digital fractional frequency synthesizer; direct digital synthesis; phase locked loop; Counting circuits; Equations; Frequency conversion; Frequency synthesizers; Hardware; Large scale integration; Phase locked loops; Phase noise; Signal generators; Very large scale integration; Fractional frequency synthesizer; counter; phase locked loop; register;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Radioelektronika, 2008 18th International Conference
Conference_Location :
Prague
Print_ISBN :
978-1-4244-2087-2
Electronic_ISBN :
978-1-4244-2088-9
Type :
conf
DOI :
10.1109/RADIOELEK.2008.4542709
Filename :
4542709
Link To Document :
بازگشت