DocumentCode :
1860842
Title :
Impact of on-die decoupling on the core and IO supplies of high performance microprocessors
Author :
Rahal-Arabi, Tawfik ; Ji, Gang ; Taylor, Greg
Author_Institution :
Mobile Platform Group, Intel Corp., Santa Clara, CA, USA
fYear :
2005
fDate :
10-13 May 2005
Firstpage :
31
Lastpage :
34
Abstract :
In this paper, we present an empirical validation of the power supply decoupling with particular emphasis on on-die capacitance. We investigate the effect of the decoupling on both the core and IO performance. The validation approach consists of building several silicon wafers of high performance processors with various amounts of decoupling. Extensive measurements are then done at the silicon, package, and system levels. Finally we offer some theoretical insights to explain the unexpected behavior.
Keywords :
microprocessor chips; network analysis; power supply circuits; microprocessors; on-die capacitance; on-die decoupling; power supply decoupling; silicon wafers; Capacitance; Circuits; Costs; Impedance; Microprocessors; Packaging; Power supplies; Predictive models; Silicon; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Propagation on Interconnects, 2005. Proceedings. 9th IEEE Workshop on
Print_ISBN :
0-7803-9054-7
Type :
conf
DOI :
10.1109/SPI.2005.1500887
Filename :
1500887
Link To Document :
بازگشت