DocumentCode :
1865983
Title :
Design and hardware implementation of a chaotic encryption scheme for real-time embedded systems
Author :
Pande, Amit ; Zambreno, Joseph
Author_Institution :
Dept. of Electr. & Comput. Eng., Iowa State Univ., Ames, IA, USA
fYear :
2010
fDate :
18-21 July 2010
Firstpage :
1
Lastpage :
5
Abstract :
Chaotic encryption schemes are believed to provide a greater level of security than conventional ciphers. In this paper, a chaotic stream cipher is first constructed and then its hardware implementation details using FPGA technology are provided. Logistic map is the simplest chaotic system and has a high potential to be used to design a stream cipher for real-time embedded systems. The cipher uses a pseudo-random sequence generator based on modified logistic map (MLM) and a random feedback scheme. MLM has better chaotic properties than the logistic map in terms of uniformity of bifurcation diagram and also avoids the stable orbits of logistic map, giving a more chaotic behavior to the system. The proposed cipher gives 16 bits of encrypted data per clock cycle. The hardware implementation results over Xilinx Virtex-6 FPGA give a synthesis clock frequency of 93 MHz and a throughput of 1.5 Gbps while using 16 hardware multipliers. This makes the cipher suitable for embedded devices which have tight constraints on power consumption, hardware resources and real-time parameters.
Keywords :
bifurcation; chaotic communication; cryptography; embedded systems; field programmable gate arrays; logic design; FPGA technology; Xilinx Virtex-6 FPGA; bifurcation diagram; bit rate 1.5 Gbit/s; chaotic behavior; chaotic encryption scheme; chaotic properties; chaotic stream cipher; chaotic system; conventional ciphers; encrypted data; frequency 93 MHz; hardware implementation; hardware resources; modified logistic map; power consumption; pseudo-random sequence generator; random feedback scheme; real-time embedded systems; real-time parameters; synthesis clock frequency; word length 16 bit; Chaotic communication; Clocks; Encryption; Hardware; Logistics; FPGA implementation; chaos; encryption; stream cipher;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Communications (SPCOM), 2010 International Conference on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4244-7137-9
Type :
conf
DOI :
10.1109/SPCOM.2010.5560478
Filename :
5560478
Link To Document :
بازگشت