DocumentCode :
1867370
Title :
A structural approach for designing performance enhanced signal processors: a 1-MIPS GSM fullrate vocoder case study
Author :
Weiss, Matthias H. ; Walther, Ulrich ; Fettweis, Gerhard P.
Author_Institution :
Mobile Commun. Syst., Tech. Univ. Dresden, Germany
Volume :
5
fYear :
1997
fDate :
21-24 Apr 1997
Firstpage :
4085
Abstract :
Performance enhanced DSP (digital signal processor) architectures incorporate either datapath add-ons such as dual-MAC architectures or tailored datapaths such as Viterbi accelerators. Both strategies strongly influence the instruction set architecture (ISA). Since common ISAs are not designed for architectural enhancements, either a complete redesign is required or architectural enhancements cannot be fully exploited by the ISA. Taking the GSM fullrate vocoder as an example, a structural approach is presented to show how datapath add-ons or tailorizations can be applied to increase the DSP´s performance. To efficiently utilize architectural enhancements we propose a modified VLIW (very long instruction word) ISA, called TVLIW (tagged VLIW). TVLIW combines both VLIW performance and DSP codewidth requirements. To demonstrate the applicability, we applied the TVLIW ISA to a highly pipelined quadruple-MAC architecture, incorporating only one dualport RAM and a 26-bit wide instruction word
Keywords :
cellular radio; digital signal processing chips; instruction sets; land mobile radio; pipeline processing; random-access storage; vocoders; 1 MIPS; DSP architectures; DSP codewidth; GSM fullrate vocoder; TVLIW; Viterbi accelerators; architectural enhancements; datapath add-ons; digital signal processor; dual-MAC architectures; dualport RAM; instruction set architecture; instruction word; modified VLIW; performance enhanced signal processors; pipelined quadruple-MAC architecture; structural approach; tagged VLIW; tailored datapaths; very long instruction word; Algorithm design and analysis; Digital signal processing; GSM; Instruction sets; Signal design; Signal processing; Transistors; VLIW; Viterbi algorithm; Vocoders;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1997. ICASSP-97., 1997 IEEE International Conference on
Conference_Location :
Munich
ISSN :
1520-6149
Print_ISBN :
0-8186-7919-0
Type :
conf
DOI :
10.1109/ICASSP.1997.604844
Filename :
604844
Link To Document :
بازگشت