DocumentCode :
1867644
Title :
Events suppression technique for high performance VHDL simulation
Author :
Park, Kwang Il ; Park, Kyu Ho
Author_Institution :
Dept. of Electr. & Electron. Eng., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
fYear :
1997
fDate :
28 Apr-2 May 1997
Firstpage :
431
Lastpage :
436
Abstract :
The performance and efficiency of event driven simulations, such as VHDL and Verilog simulation, depend on the number of events that occur during the simulation. We classify events into two categories, sensitive events and insensitive events, according to the necessity of simulations, and also show a classification algorithm for both combinational logic circuits, and synchronous logic circuits and implement the optimization methodology that eliminates unnecessary simulations caused by the insensitive events. Five experiments show that optimized VHDL programs run about two times faster than the original ones
Keywords :
circuit analysis computing; combinational circuits; discrete event simulation; hardware description languages; Verilog simulation; classification algorithm; combinational logic circuits; event driven simulations; event suppression technique; high performance VHDL simulation; insensitive events; optimization methodology; optimized VHDL programs; sensitive events; synchronous logic circuits; Circuit simulation; Clocks; Combinational circuits; Computational modeling; Computer simulation; Discrete event simulation; Hardware design languages; Logic circuits; Optimization methods; Silicon carbide;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
High Performance Computing on the Information Superhighway, 1997. HPC Asia '97
Conference_Location :
Seoul
Print_ISBN :
0-8186-7901-8
Type :
conf
DOI :
10.1109/HPC.1997.592186
Filename :
592186
Link To Document :
بازگشت