DocumentCode :
1867697
Title :
Tri-Gate fully-depleted CMOS transistors: fabrication, design and layout
Author :
Doyle, B. ; Boyanov, B. ; Datta, S. ; Doczy, M. ; Hareland, S. ; Jin, B. ; Kavalieros, J. ; Linton, T. ; Rios, R. ; Chau, R.
Author_Institution :
Logic Technol. Dev., Intel Corp., Hillsboro, OR, USA
fYear :
2003
fDate :
10-12 June 2003
Firstpage :
133
Lastpage :
134
Abstract :
Tri-Gate fully-depleted CMOS transistors have been fabricated with various body dimensions. These experimental results and 3-D simulations are used to explore the design space for full depletion, as well as layout issues for the Tri-Gate architecture, down to 30 nm gate lengths. It is found not only that the Tri-Gate body dimensions are flexible and relaxed compared to single-gate or double-gate devices, but that the corner plays a fundamental role in determining the device I-V characteristics. The corner device not only turns on at lower voltages due to the proximity of two adjacent gates, but the DIBL of this part of the device is much smaller than the rest of the transistor. The shape of the subthreshold I-V characteristics and the degree of DIBL control, as well as the early device turn-on are also greatly affected by the degree of body corner rounding. Examination of layout issues shows that the fin-doubling approach from using a spacer printing technique results in an increase in drive current of 1.2 times that of a planar device for a given width, though the shape of the allowed Tri-Gate fins has certain restrictions.
Keywords :
MOSFET; semiconductor device models; 30 nm; 3D simulations; CMOS transistors design; CMOS transistors fabrication; CMOS transistors layout; I-V properties; corner device; double-gate devices; drive current; fin-doubling analysis; planar device; spacer printing technique; trigate body dimensions; trigate fully depleted CMOS transistors; Boron; CMOS logic circuits; CMOS technology; Fabrication; Implants; MOS devices; Shape control; Space exploration; Space technology; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2003. Digest of Technical Papers. 2003 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-033-X
Type :
conf
DOI :
10.1109/VLSIT.2003.1221121
Filename :
1221121
Link To Document :
بازگشت