Title :
Highly manufacturable sub-50 nm high performance CMOSFET using real damascene gate process
Author :
Chang-Woo Oh ; Sung-Ho Kim ; Chang-Sub Lee ; Jeong-Dong Choe ; Shin-Ae Lee ; Sung-Young Lee ; Kyung-Hwan Yeo ; Hye-Jin Jo ; Eun-Jung Yoon ; Sang-Jin Hyun ; Donggun Park ; Kinam Kim
Author_Institution :
R&D Center, Samsung Electron. Co., Kyungki, South Korea
Abstract :
We demonstrate highly manufacturable sub-50 nm CMOSFETs using ´real´ damascene gate process without dummy gate formation, which has structural merits in scaling resulting from locally implanted channel. The fabricated sub-50 nm CMOSFETs show the excellent suppression of short channel effect due to the locally implanted channel and the outstanding current drivability, 810 /spl mu/A//spl mu/m for nMOS and 424 /spl mu/A//spl mu/m for pMOS at V/sub DD/=1.0 V and I/sub OFF/=100 nA//spl mu/m. In particular, the pMOS performance is comparable to the state-of-the-art result.
Keywords :
MOSFET; semiconductor device measurement; semiconductor device metallisation; 50 nm; complimentary MOSFET performance; damascene gate process; drive current; dummy gate formation; scaling; short channel effect; Boron; CMOSFETs; Dielectrics; Doping; Fabrication; MOS devices; MOSFET circuits; Manufacturing processes; Plasma measurements; Plasma properties;
Conference_Titel :
VLSI Technology, 2003. Digest of Technical Papers. 2003 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-033-X
DOI :
10.1109/VLSIT.2003.1221128