DocumentCode :
1869452
Title :
Low jitter Butterworth delay-locked loops
Author :
Hsiang-Hui Chang ; Chih-Hao Sun ; Shen-Iuan Liu
Author_Institution :
Dept. of Electr. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2003
fDate :
12-14 June 2003
Firstpage :
177
Lastpage :
180
Abstract :
The low jitter Butterworth delay-locked loops (DLLs) are presented in this paper. The proposed Butterworth DLLs can suppress both the jitters generated by the input noise and the voltage-controlled delay line (VCDL) noise without stability considerations. Theoretically, the proposed Butterworth 2/sup nd/-order DLL and 3/sup rd/-order one could reduce the rms jitter due to the VCDL by a factor of /spl radic/2 and 2, respectively. In addition, a technique called dynamic bandwidth-adjusting scheme (DBAS) is adopted to shorten the lock time without compromising the jitter performance. The conventional DLL and the proposed ones are simultaneously fabricated at the same die in a CMOS 0.35-um one-poly four-metal process. Compared with the conventional DLL, the measured rms jitters of the proposed DLLs can be improved by a factor of 1.40 and 1.95, respectively, with an input frequency of 125 MHz. The maximum power consumption of the proposed DLLs is 32 mW.
Keywords :
Butterworth filters; CMOS integrated circuits; delay lock loops; jitter; 0.35 micron; 125 MHz; 32 mW; Butterworth DLL; CMOS; dynamic bandwidth adjusting scheme; low jitter Butterworth delay locked loop; one poly four metal process; voltage controlled delay line; Bandwidth; Clocks; Delay; Detectors; Digital systems; Frequency; Jitter; Noise generators; Phase detection; Stability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2003. Digest of Technical Papers. 2003 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-034-8
Type :
conf
DOI :
10.1109/VLSIC.2003.1221196
Filename :
1221196
Link To Document :
بازگشت