DocumentCode :
1869511
Title :
A design of a compact 2 GHz-PLL with a new adaptive active loop filter circuit
Author :
Toyama, M. ; Dosho, S. ; Yanagisawa, N.
Author_Institution :
Matsushita Electr. Ind. Co. Ltd., Moriguchi, Japan
fYear :
2003
fDate :
12-14 June 2003
Firstpage :
185
Lastpage :
188
Abstract :
This paper describes a design of a compact active loop filter for Phase-Locked-Loop (PLL) with adaptive biasing technique. Using the new loop filter, the PLL can automatically adjust the loop bandwidth and damping factor to the frequency of the reference clock. Moreover, the new LPF can decrease the capacitance value to 1/10-1/20 of conventional one. A test chip was fabricated in 0.15 /spl mu/m-CMOS process. The total chip area of the PLL is reduced to 1/2 of previous one. The jitter performance is almost equal to conventionally biased PLL.
Keywords :
CMOS integrated circuits; active filters; adaptive filters; capacitance; jitter; phase locked loops; 0.15 micron; 2 GHz; CMOS; PLL; adaptive active loop filter circuit; capacitance; damping factor; jitter; loop bandwidth; phase locked koop; Active filters; Adaptive filters; Bandwidth; Capacitance; Circuits; Clocks; Damping; Frequency; Phase locked loops; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2003. Digest of Technical Papers. 2003 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-034-8
Type :
conf
DOI :
10.1109/VLSIC.2003.1221198
Filename :
1221198
Link To Document :
بازگشت