DocumentCode :
1870077
Title :
Cosmic-ray multi-error immunity for SRAM, based on analysis of the parasitic bipolar effect
Author :
Osada, K. ; Yamaguchi, K. ; Saitoh, Y. ; Kawahara, T.
Author_Institution :
Central Res. Lab., Hitachi Ltd., Tokyo, Japan
fYear :
2003
fDate :
12-14 June 2003
Firstpage :
255
Lastpage :
258
Abstract :
This paper describes an investigation of cosmic-ray-induced multi-cell error (MCE) behavior in SRAMs through device- and circuit-level simulation methods developed on the basis that a parasitic bipolar effect is responsible for such errors. The first demonstration that the maximum number of cell errors per cosmic-ray strike depends on the number of cells between well contacts (Nc) is presented. The results are applied in an error checking and correction (ECC) design guideline for the handling of cosmic-ray-induced multi-cell errors. A new architecture is proposed, in which matching of addresses to memory cells is consideration of the Nc. This architecture reduced soft error rate (SER) for an SRAM fabricated by using 0.13-/spl mu/m CMOS technology by 88%.
Keywords :
SRAM chips; bipolar transistor circuits; bipolar transistors; circuit simulation; error analysis; integrated circuit design; semiconductor device models; 0.13 micron; CMOS; SRAM; circuit level simulation; cosmic ray induced multicell error; memory cells; parasitic bipolar effect; CMOS technology; Circuit simulation; Error correction; Error correction codes; Guidelines; Laboratories; MOSFETs; Poisson equations; Random access memory; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2003. Digest of Technical Papers. 2003 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-034-8
Type :
conf
DOI :
10.1109/VLSIC.2003.1221220
Filename :
1221220
Link To Document :
بازگشت