Title :
A low jitter, fast recoverable, fully analog DLL using tracking ADC for high speed and low stand-by power DDR I/O interface
Author :
Se Jun Kim ; Sang Hoon Hong ; Jae-Kyung Wee ; JIn Hong Ahn ; Jin Young Chung
Author_Institution :
Memory R&D, Hynix Semicond., Kyoungki, South Korea
Abstract :
For high bandwidth and low stand-by power DDR (Double Data Rate) I/O interface, a new fully analog DLL (Delay Locked Loop) are designed and implemented in 0.16 /spl mu/m DRAM process. Utilizing a tracking ADC (Analog-to-Digital Converter), a large stand-by current of the analog DLL is suppressed without losing locking information nor compromising jitter performance. Two-step duty correction scheme using multiphase clocks and phase mixing corrects an inherent duty-error of a system clock with more precision and speed, especially for a large duty-error. Proposed DLL has a 100 MHz/spl sim/520 MHz wide lock-range and a 65 psec peak-to-peak jitter and 0.064 psec/mv supply sensitivity at 2.3 v supply voltage consuming 1.1 mA of stand-by current.
Keywords :
DRAM chips; delay lock loops; digital-analogue conversion; jitter; 0.16 micron; 1.1 mA; 100 to 520 MHz; 2.3 V; 65 ps; ADC; DRAM; analog DLL; analog delay locked loop; analog-digital converter; double data rate; dynamic RAM; input-output interface; jitter; multiphase clocks; peak-peak jitter; phase mixing; Analog-digital conversion; Bandwidth; Clocks; Delay lines; Filters; Jitter; Research and development; Thin film transistors; Tracking loops; Voltage control;
Conference_Titel :
VLSI Circuits, 2003. Digest of Technical Papers. 2003 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-034-8
DOI :
10.1109/VLSIC.2003.1221228